

# Form A2-3: Compliance Verification Report for Inverter Connected Power Generating Modules

This form should be used by the **Manufacturer** to demonstrate and declare compliance with the requirements of EREC G99.The form can be used in a variety of ways as detailed below:

## 1. To obtain Fully Type Tested status

The **Manufacturer** can use this form to obtain **Fully Type Tested** status for a **Power Generating Module** by registering this completed form with the Energy Networks Association (ENA) Type Test Verification Report Register.

2. To obtain Type Tested status for a product

This form can be used by the **Manufacturer** to obtain **Type Tested** status for a product which is used in a **Power Generating Module** by registering this form with the relevant parts completed with the Energy Networks Association (ENA) Type Test Verification Report Register.

3. One-off Installation

This form can be used by the **Manufacturer** or **Installer** to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99. This form must be submitted to the **DNO** as part of the application.

A combination of (2) and (3) can be used as required, together with Form A2-4 where compliance of the **Interface Protection** is to be demonstrated on site.

Note:

Within this Form A2-3 the term **Power Park Module** will be used but its meaning can be interpreted within Form A2-3 to mean **Power Park Module**, **Generating Unit or Inverter** as appropriate for the context. However, note that compliance must be demonstrated at the **Power Park Module** level.

If the **Power Generating Module** is **Fully Type Tested** and registered with the Energy Networks Association (ENA) Type Test Verification Report Register, the Installation Document (Form A3-1 or A3-2) should include the **Manufacturer's** reference number (the Product ID), and this form does not need to be submitted.

Where the **Power Generating Module** is not registered with the ENA Type Test Verification Report Register or is not **Fully Type Tested** this form (all or in parts as applicable) needs to be completed and provided to the **DNO**, to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99.

| Manufacturer's reference number |  | DQ1910001-01                                                                                                |                    |  |  |
|---------------------------------|--|-------------------------------------------------------------------------------------------------------------|--------------------|--|--|
| PGM technology                  |  |                                                                                                             | Solis-80K-5G       |  |  |
| Manufacturer name               |  | Ningbo Ginlong Tech                                                                                         | nologies Co., Ltd. |  |  |
| Address                         |  | No. 57 Jintong Road, Seafront (Binhai) Industrial Park,<br>Xiangshan, Ningbo, Zhejiang,<br>315712,P.R.China |                    |  |  |
| Tel (+86) 574 6580 3377         |  | Web site                                                                                                    | www.ginlong.com    |  |  |
| E:mail kun.zhang@ginlong.com    |  |                                                                                                             |                    |  |  |
| Registered Capacity             |  |                                                                                                             | 88kVA              |  |  |

## Engineering Recommendation G99 Form A2-3



| 0. Fully Type Tested- all tests detailed below completed<br>and evidence attached to this submissionYesN/AN/A1. Operating Range2. PQ - Harmonics3. PQ - Voltage Fluctuation and Flicker4. PQ - DC Injection (Power Park Modules only)5. Power Factor (PF)*6. Frequency protection tripand ride through tests*7. Voltage protectiontrip and ride through tests*8. Protection - Loss of Mains Test*, Vector Shift and<br>RoCoF Stability Test*9.LFSM-O Test*10. Protection - Reconnection Timer*11. Fault Level Contribution12. Self-monitoring Solid State Switch13. Wiring functional tests if required by para 15.2.1<br>(attach relevant schedule of tests)*14. Logic Interface (input port)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tested option:                                      | 1. Fully<br>Type<br>Tested | 2.Partiall<br>y Type<br>Tested | 3. One-off<br>Man. Info. | 4. Tested on<br>Site at time of<br>Commission-<br>ing |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------|--------------------------------|--------------------------|-------------------------------------------------------|--|--|--|--|
| 2. PQ - Harmonics   Image: Point of the second se |                                                     | Yes                        | N/A                            | N/A                      | N/A                                                   |  |  |  |  |
| 3. PQ - Voltage Fluctuation and Flicker     4. PQ - DC Injection (Power Park Modules only)     5. Power Factor (PF)*     6. Frequency protection tripand ride through tests*     7. Voltage protectiontrip and ride through tests*     8. Protection - Loss of Mains Test*, Vector Shift and RoCoF Stability Test*     9.LFSM-O Test*     10. Protection - Reconnection Timer*     11. Fault Level Contribution     12. Self-monitoring Solid State Switch     13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1. Operating Range                                  |                            |                                |                          |                                                       |  |  |  |  |
| 4. PQ – DC Injection (Power Park Modules only)     5. Power Factor (PF)*     6. Frequency protection tripand ride through tests*     7. Voltage protectiontrip and ride through tests*     8. Protection – Loss of Mains Test*, Vector Shift and RoCoF Stability Test*     9.LFSM-O Test*     10. Protection – Reconnection Timer*     11. Fault Level Contribution     12. Self-monitoring Solid State Switch     13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2. PQ – Harmonics                                   |                            |                                |                          |                                                       |  |  |  |  |
| 5. Power Factor (PF)*   Image: Comparison of the through tests*     6. Frequency protection tripand ride through tests*   Image: Comparison of the through tests*     7. Voltage protection trip and ride through tests*   Image: Comparison of the through tests*     8. Protection – Loss of Mains Test*, Vector Shift and RoCoF Stability Test*   N/A     9.LFSM-O Test*   Image: Comparison of the through tests*     10. Protection – Reconnection Timer*   Image: Comparison of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3. PQ – Voltage Fluctuation and Flicker             |                            |                                |                          |                                                       |  |  |  |  |
| 6. Frequency protection tripand ride through tests*     7. Voltage protectiontrip and ride through tests*     8. Protection – Loss of Mains Test*, Vector Shift and RoCoF Stability Test*     9.LFSM-O Test*     10. Protection – Reconnection Timer*     11. Fault Level Contribution     12. Self-monitoring Solid State Switch     13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4. PQ – DC Injection (Power Park Modules only)      |                            |                                |                          |                                                       |  |  |  |  |
| 7. Voltage protectiontrip and ride through tests*     8. Protection – Loss of Mains Test*, Vector Shift and RoCoF Stability Test*     9.LFSM-O Test*     10. Protection – Reconnection Timer*     11. Fault Level Contribution     12. Self-monitoring Solid State Switch     13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5. Power Factor (PF)*                               |                            |                                |                          |                                                       |  |  |  |  |
| 8. Protection – Loss of Mains Test*, Vector Shift and<br>RoCoF Stability Test*   N/A     9.LFSM-O Test*   Image: Contribution of the stability                                          | 6. Frequency protection tripand ride through tests* |                            |                                |                          |                                                       |  |  |  |  |
| RoCoF Stability Test*   Image: Constant of the set of test | 7. Voltage protectiontrip and ride through tests*   |                            |                                |                          |                                                       |  |  |  |  |
| 10. Protection – Reconnection Timer*     11. Fault Level Contribution     12. Self-monitoring Solid State Switch     13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     | N/A                        |                                |                          |                                                       |  |  |  |  |
| 11. Fault Level Contribution   Image: Contribution     12. Self-monitoring Solid State Switch   Image: Contribution     13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*   Image: Contribution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 9.LFSM-O Test*                                      |                            |                                |                          |                                                       |  |  |  |  |
| 12. Self-monitoring Solid State Switch   13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10. Protection – Reconnection Timer*                |                            |                                |                          |                                                       |  |  |  |  |
| 13. Wiring functional tests if required by para 15.2.1<br>(attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11. Fault Level Contribution                        |                            |                                |                          |                                                       |  |  |  |  |
| (attach relevant schedule of tests)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 12. Self-monitoring Solid State Switch              |                            |                                |                          |                                                       |  |  |  |  |
| 14. Logic Interface (input port)*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |                            |                                |                          |                                                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 14. Logic Interface (input port)*                   |                            |                                |                          |                                                       |  |  |  |  |



| Manufacturer compliance declaration I certify that all products supplied by the company with the above                  |
|-------------------------------------------------------------------------------------------------------------------------|
| Type Tested Manufacturer's reference number will be manufactured and tested to ensure that they perform                 |
| as stated in this document, prior to shipment to site and that no site <b>Modifications</b> are required to ensure that |
| the product meets all the requirements of EREC G99.                                                                     |

| Signed                                                                                                            | 7 hang Kun   | On behalf of       | 宁波篇浪新能源科技有限公司                         |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|--------------|--------------------|---------------------------------------|--|--|--|
|                                                                                                                   | 09. Oct.2019 | Manufacturer stamp | NINGBO GINLONG TECHNOLOGIES CO., LTD. |  |  |  |
| Note that testing can be done by the <b>Manufacturer</b> of an individual component or by an external test house. |              |                    |                                       |  |  |  |

Where parts of the testing are carried out by persons or organisations other than the **Manufacturer** then that person or organisation shall keep copies of all test records and results supplied to them to verify that the testing has been carried out by people with sufficient technical competency to carry out the tests.



## A2-3 Compliance Verification Report –Tests for Type A Inverter Connected Power Generating Modules – test record

**1. Operating Range:** Two tests should be carried with the **Power Generating Module** operating at **Registered Capacity** and connected to a suitable test supply or grid simulation set. The power supplied by the primary source shall be kept stable within  $\pm 5$  % of the apparent power value set for the entire duration of each test sequence.

Frequency, voltage and **Active Power** measurements at the output terminals of the **Power Generating Module** shall be recorded every second. The tests will verify that the **Power Generating Module** can operate within the required ranges for the specified period of time.

The Interface Protection shall be disabled during the tests.

In case of a PV **Power Park Module** the PV primary source may be replaced by a DC source.

In case of a full converter **Power Park Module**(eg wind) the primary source and the prime mover **Inverter**/rectifier may be replaced by a DC source.

| Test 1<br>Voltage = 85% of nominal (195.5 V),<br>Frequency = 47 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 20s          | Tested with the specified conditions, in the 20 seconds period of time, the inverters operate normally |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Test 2<br>Voltage = 85% of nominal (195.5 V),<br>Frequency = 47.5 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 90 minutes | Tested with the specified conditions,in the 90 minutes period of time,the inverters operate normally   |
| Test 3<br>Voltage = 110% of nominal (253 V).,<br>Frequency = 51.5 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 90 minutes | Tested with the specified conditions,in the 90 minutes period of time,the inverters operate normally   |
| Test 4<br>Voltage = 110% of nominal (253 V),<br>Frequency = 52.0 Hz,<br><b>Power Factor</b> = 1,<br>Period of test 15 minutes  | Tested with the specified conditions, in the 15 minutes period of time, the inverters operate normally |



#### 2. Power Quality – Harmonics:

For **Power Generating Modules** of **Registered Capacity** of less than 75A per phase (ie 50kW) the test requirements are specified in Annex A.7.1.5. These tests should be carried out as specified in BS EN 61000-3-12The results need to comply with the limits of Table2 of BS EN 61000-3-12 for single phase equipment and Table 3 of BS EN 610000-3-12 for three phase equipment.

**Power Generating Modules** with emissions close to the limits laid down in BS EN 61000-3-12 may require the installation of a transformer between 2 and 4 times the rating of the **Power Generating Module** in order to accept the connection to a **Distribution Network**.

For **Power Generating Modules** of **Registered Capacity** of greater than 75A per phase (ie 50kW) the installation must be designed in accordance with EREC G5.

| <b>Power Generating</b> | g Module tested to | D BS EN 61000-3-12 |
|-------------------------|--------------------|--------------------|
|-------------------------|--------------------|--------------------|

| Power Generating Module rating per phase (rpp) |                                     |         | 26.67                                | kVA    | Harmonic % = Measured Val<br>(A) x 23/rating per phase (kV |            |  |
|------------------------------------------------|-------------------------------------|---------|--------------------------------------|--------|------------------------------------------------------------|------------|--|
| Harmonic                                       | At 45-55% of <b>Reg</b><br>Capacity | istered | 100% of <b>Registere</b><br>Capacity | d      | Limit in BS EN 6                                           | 1000-3-12  |  |
|                                                | Measured Value<br>MV in Amps        | %       | Measured Value<br>MV in Amps         | %      | 1 phase                                                    | 3 phase    |  |
| 2                                              | 0.1753                              | 0.1512  | 0.4993                               | 0.4306 | 8%                                                         | 8%         |  |
| 3                                              | 0.1420                              | 0.1225  | 0.1974                               | 0.1702 | 21.6%                                                      | Not stated |  |
| 4                                              | 0.0610                              | 0.0526  | 0.1996                               | 0.1721 | 4%                                                         | 4%         |  |
| 5                                              | 0.4002                              | 0.3451  | 0.9354                               | 0.8067 | 10.7%                                                      | 10.7%      |  |
| 6                                              | 0.0780                              | 0.0673  | 0.1870                               | 0.1613 | 2.67%                                                      | 2.67%      |  |
| 7                                              | 0.6898                              | 0.5949  | 1.0513                               | 0.9066 | 7.2%                                                       | 7.2%       |  |
| 8                                              | 0.0379                              | 0.0327  | 0.1253                               | 0.1081 | 2%                                                         | 2%         |  |
| 9                                              | 0.0430                              | 0.0371  | 0.0977                               | 0.0843 | 3.8%                                                       | Not stated |  |
| 10                                             | 0.0737                              | 0.0636  | 0.1641                               | 0.1415 | 1.6%                                                       | 1.6%       |  |
| 11                                             | 0.2622                              | 0.2261  | 0.4048                               | 0.3491 | 3.1%                                                       | 3.1%       |  |
| 12                                             | 0.0620                              | 0.0535  | 0.0681                               | 0.0587 | 1.33%                                                      | 1.33%      |  |
| 13                                             | 0.4475                              | 0.3859  | 0.8765                               | 0.7559 | 2%                                                         | 2%         |  |
| THD <sup>1</sup>                               |                                     | 0.82    |                                      | 1.51   | 23%                                                        | 13%        |  |
| PWHD <sup>2</sup>                              |                                     | 2.60    |                                      | 3.45   | 23%                                                        | 22%        |  |

<sup>1</sup> THD = Total Harmonic Distortion

<sup>2</sup>PWHD = Partial Weighted Harmonic Distortion



### 3. Power Quality – Voltage fluctuations and Flicker:

For **Power Generating Modules** of **Registered Capacity** of less than 75 A per phase (ie 50 kW) these tests should be undertaken in accordance with Annex A.7.1.4.3. Results should be normalised to a standard source impedance, or if this results in figures above the limits set in BS EN 61000-3-11 to a suitable Maximum Impedance.

For **Power Generating Modules** of **Registered Capacity** of greater than 75 A per phase (ie 50 kW) the installation must be designed in accordance with EREC P28.

|                                                   | Starting |        |      | Stopping        |       |      | Running          |           |       |  |
|---------------------------------------------------|----------|--------|------|-----------------|-------|------|------------------|-----------|-------|--|
|                                                   | d max    | dc     | d(t) | d max           | dc    | d(t) | P st             | P lt 2    | hours |  |
| Measured<br>Values at test<br>impedance           | 0.38 %   | 0.28 % | 0    | 0.30%           | 0.22% | 0    | 0.10             | 0         | .08   |  |
| Normalised to standard impedance                  | 0.38 %   | 0.28 % | 0    | 0.30%           | 0.22% | 0    | 0.10             | 0.10 0.08 |       |  |
| Normalised to<br>required<br>maximum<br>impedance | N/A      | N/A    | N/A  | N/A             | N/A   | N/A  | N/A              | N/A       |       |  |
| Limits set<br>under BS EN<br>61000-3-11           | 4%       | 3.3%   | 3.3% | 3.3% 4%         |       | 3.3% | 1.0              | 0         | .65   |  |
|                                                   |          |        |      |                 |       |      |                  |           |       |  |
| Test Impedance                                    |          | R      |      | ).24 *<br>0.4 ^ | Ω     | XI   | 0.15 *<br>0.25 ^ |           | Ω     |  |
| Standard Impedance                                |          | R      |      | ).24 *<br>0.4 ^ | Ω     | XI   | 0.15 *<br>0.25 ^ |           | Ω     |  |
| Maximum Imped                                     | dance    | R      |      | N/A             | Ω     | XI   | N/A              |           | Ω     |  |

\* Applies to three phase and split single phase **Power Generating Modules.** 

^ Applies to single phase **Power Generating Module** and **Power Generating Modules** using two phases on a three phase system

For voltage change and flicker measurements the following formula is to be used to convert the measured values to the normalised values where the **Power Factor** of the generation output is 0.98 or above.

Normalised value = Measured value x reference source resistance/measured source resistance at test point

Single phase units reference source resistance is 0.4  $\Omega$ 

Two phase units in a three phase system reference source resistance is 0.4  $\Omega$ 

Two phase units in a split phase system reference source resistance is 0.24  $\boldsymbol{\Omega}$ 



Three phase units reference source resistance is 0.24  $\Omega$ 

Where the **Power Factor** of the output is under 0.98 then the XI to R ratio of the test impedance should be close to that of the Standard Impedance.

The stopping test should be a trip from full load operation.

The duration of these tests need to comply with the particular requirements set out in the testing notes for the technology under test. Dates and location of the test need to be noted below

| Test start date                           | 27. Sep.2019 | Test end date | 30. Sep.2019 |
|-------------------------------------------|--------------|---------------|--------------|
| Test location Ningbo Ginlong Technologies |              | Co.,Ltd.      |              |

**4.** Power quality – DC injection: The tests should be carried out on a single Generating Unit. Tests are to be carried out at three defined power levels  $\pm 5\%$ . At 230V a 80kW three phase Inverter has a current output of 115.9A so DC limit is 580mA. These tests should be undertaken in accordance with Annex A.7.1.4.4.

| Test power level              | 10%   |       |       | 55%   |       |       | 100%  |       |       |
|-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|                               | L1    | L2    | L3    | L1    | L2    | L3    | L1    | L2    | L3    |
| Recorded value in<br>Amps(mA) | 94.8  | 100.9 | 103.4 | 145.9 | 152.0 | 154.4 | 167.8 | 170.2 | 173.9 |
| as % of rated AC current      | 0.082 | 0.087 | 0.089 | 0.120 | 0.126 | 0.133 | 0.145 | 0.147 | 0.150 |
| Limit                         | 0.25% |       | 0.25% |       |       | 0.25% |       |       |       |

**5. Power Factor**: The tests should be carried out on a single **Power Generating Module**. Tests are to be carried out at three voltage levels and at **Registered Capacity**. Voltage to be maintained within  $\pm 1.5\%$  of the stated level during the test. These tests should be undertaken in accordance with Annex A.7.1.4.2.

| Voltage           | 0.94 pu (216.2V) | 1 pu (230V) | 1.1 pu (253V) |  |
|-------------------|------------------|-------------|---------------|--|
| Measured value    | 0.9981           | 0.9981      | 0.9982        |  |
| Power FactorLimit | >0.95            | >0.95       | >0.95         |  |



| <b>6. Protection – Frequency tests:</b> These tests should be carried out in accordance with the Annex A.7.1.2.3. |           |            |           |            |                  |                 |  |  |
|-------------------------------------------------------------------------------------------------------------------|-----------|------------|-----------|------------|------------------|-----------------|--|--|
| Function                                                                                                          | Sett      | ling       | Trip      | test       | "No trip         | tests"          |  |  |
|                                                                                                                   | Frequency | Time delay | Frequency | Time delay | Frequency /time  | Confirm no trip |  |  |
| U/F<br>stage 1                                                                                                    | 47.5Hz    | 20s        | 47.52Hz   | 20.032s    | 47.7Hz<br>25s    | Yes             |  |  |
| U/F<br>stage 2                                                                                                    | 47Hz      | 0.5s       | 47.01Hz   | 0.520s     | 47.2Hz<br>19.98s | Yes             |  |  |
|                                                                                                                   |           |            |           |            | 46.8Hz<br>0.48s  | Yes             |  |  |
| O/F                                                                                                               | 52Hz      | 0.5s       | 51.98Hz   | 0.535s     | 51.8Hz<br>89.98s | Yes             |  |  |
|                                                                                                                   |           |            |           |            | 52.2Hz<br>0.48s  | Yes             |  |  |

Note. For frequency trip tests the frequency required to trip is the setting  $\pm$  0.1Hz. In order to measure the time delay a larger deviation than the minimum required to operate the projection can be used. The "No trip tests" need to be carried out at the setting  $\pm$  0.2Hz and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

| 7. Protection - Voltage tests: These tests should be carried out in accordance wit | h Annex A.7.1.2.2. |
|------------------------------------------------------------------------------------|--------------------|
|------------------------------------------------------------------------------------|--------------------|

| Function       | Se                  | etting     | Trip test |                    | "No trip tests" |                 |  |
|----------------|---------------------|------------|-----------|--------------------|-----------------|-----------------|--|
| U/V            | Voltage             | Time delay | Voltage   | Voltage Time delay |                 | Confirm no trip |  |
| L1-N           |                     |            | 183.7V    | 2.520s             |                 | Yes             |  |
| L2-N           | 0.8 pu<br>(184V)    | 2.5s       | 183.7V    | 2.538s             | 188V<br>3.50s   | Yes             |  |
| L3-N           |                     |            | 183.6V    | 2.538s             |                 | Yes             |  |
|                |                     |            |           |                    | 180V<br>2.48s   | Yes             |  |
| O/V stage<br>1 | Voltage             | Time delay | Voltage   | Time delay         | Voltage /time   | Confirm no trip |  |
| L1-N           |                     |            | 263.3V    | 1.031s             |                 | Yes             |  |
| L2-N           | 1.14 pu<br>(262.2V) | 1.0s       | 263.2V    | 1.020s             | 258.2V<br>2.0s  | Yes             |  |
| L3-N           |                     |            | 263.2V    | 1.029s             |                 | Yes             |  |
| O/V stage<br>2 | Voltage             | Time delay | Voltage   | Time delay         | Voltage /time   | Confirm no trip |  |

# Engineering Recommendation G99 Form A2-3



| L1-N                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                              |                | 274.8V                  | 0.53                | 32s                     |            |                         | Yes                      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------|---------------------|-------------------------|------------|-------------------------|--------------------------|--|
| L2-N                                                                                                                                                                                                                                                                                                                                                                     | 1.19 pu<br>(273.7V)                                                                                                          | 0.5s           | 274.5V                  | 0.53                | 36s                     | 269<br>0.9 |                         | Yes                      |  |
| L3-N                                                                                                                                                                                                                                                                                                                                                                     | , , ,                                                                                                                        |                | 274.8V                  | 0.53                | 34s                     |            |                         | Yes                      |  |
|                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                              |                |                         |                     |                         | 277<br>0.4 |                         | Yes                      |  |
| Note for Voltage tests the Voltage required to trip is the setting $\pm 3.45V$ . The time delay can be measured at a larger deviation than the minimum required to operate the protection. The No trip tests need to be carried out at the setting $\pm 4V$ and for the relevant times as shown in the table above to ensure that the protection will not trip in error. |                                                                                                                              |                |                         |                     |                         |            |                         |                          |  |
|                                                                                                                                                                                                                                                                                                                                                                          | <b>8.Protection – Loss of Mains test:</b> These tests should be carried out in accordance with BS EN 62116. Annex A.7.1.2.4. |                |                         |                     |                         |            |                         |                          |  |
| The following                                                                                                                                                                                                                                                                                                                                                            | sub set of te                                                                                                                | ests should be | recorded in the         | followin            | g table.                |            |                         |                          |  |
| Test Power a imbalance                                                                                                                                                                                                                                                                                                                                                   | nd 33%<br>-5% Q<br>Test 2                                                                                                    |                | 100%<br>-5% P<br>Test 5 |                     | 33%<br>+5% Q<br>Test 31 |            | 66%<br>+5% Q<br>Test 21 | 100%<br>+5% P<br>Test 10 |  |
| Trip time.<br>Limit is 0.5s                                                                                                                                                                                                                                                                                                                                              | 0.32                                                                                                                         | s 0.35s        | 0.27s                   | 0.34s               |                         | 0.31s      | 0.35s                   |                          |  |
| Loss of Mains Protection, Vector Shift Stability test. This test should be carried out in accordance with Annex A.7.1.2.6.                                                                                                                                                                                                                                               |                                                                                                                              |                |                         |                     |                         |            |                         |                          |  |
| Start Frequency                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                              |                |                         | Change Confi        |                         |            | nfirm no trip           |                          |  |
| Positive Vector Shift                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                              |                | 9.5Hz +50               |                     | -50 degrees             |            |                         | Yes                      |  |
| Negative Vector Shift                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                              | Ę              | 50.5Hz                  | - 50 degrees        |                         | Yes        |                         |                          |  |
| Loss of Mains Protection, RoCoF Stability test: This test should be carried out in accordance with Annex A.7.1.2.6.                                                                                                                                                                                                                                                      |                                                                                                                              |                |                         |                     |                         |            |                         |                          |  |
| Ramp range                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                              | Test fre       | equency ramp:           |                     | Test Duration Confirm   |            | onfirm no trip          |                          |  |
| 49.0Hz to 51.0Hz                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                              | +(             | 0.95Hzs <sup>-1</sup>   | 95Hzs <sup>-1</sup> |                         | 2.1s       |                         | Yes                      |  |
| 51.0Hz to 49.0Hz                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                              | -(             | ).95Hzs <sup>-1</sup>   |                     | 2.1s                    |            |                         | Yes                      |  |
|                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                              |                |                         |                     |                         |            |                         |                          |  |



| Active Power response to injection tests are undertak       |                                 |           | l if frequency          | Yes                      |  |  |  |
|-------------------------------------------------------------|---------------------------------|-----------|-------------------------|--------------------------|--|--|--|
| Alternatively, simulation results should be noted below:    |                                 |           |                         |                          |  |  |  |
| Test sequence at<br><b>Registered</b><br>Capacity>80%       | Measured Active<br>Power Output | Frequency | Primary Power<br>Source | Active Power<br>Gradient |  |  |  |
| Step a) 50.00Hz ±0.01Hz                                     | 79470W                          | 50.00Hz   |                         | -                        |  |  |  |
| Step b) 50.45Hz ±0.05Hz                                     | 78300W                          | 50.45Hz   |                         | -                        |  |  |  |
| Step c) 50.70Hz ±0.10Hz                                     | 69410W                          | 50.70Hz   |                         | -                        |  |  |  |
| Step d) 51.15Hz ±0.05Hz                                     | 53420W                          | 51.15Hz   | 80676W                  | -                        |  |  |  |
| Step e) 50.70Hz ±0.10Hz                                     | 69416W                          | 50.70Hz   |                         | -                        |  |  |  |
| Step f) 50.45Hz ±0.05Hz                                     | 78306W                          | 50.45Hz   |                         | -                        |  |  |  |
| Step g) 50.00Hz ±0.01Hz                                     | 79467W                          | 50.00Hz   |                         | 480kW/min                |  |  |  |
| Test sequence at<br><b>Registered Capacity</b><br>40% - 60% | Measured Active<br>Power Output | Frequency | Primary Power<br>Source | Active Power<br>Gradient |  |  |  |
| Step a) 50.00Hz ±0.01Hz                                     | 40350W                          | 50.00Hz   |                         | -                        |  |  |  |
| Step b) 50.45Hz ±0.05Hz                                     | 38789W                          | 50.45Hz   |                         | -                        |  |  |  |
| Step c) 50.70Hz ±0.10Hz                                     | 29900W                          | 50.70Hz   |                         | -                        |  |  |  |
| Step d) 51.15Hz ±0.05Hz                                     | 13907W                          | 51.15Hz   | 40951W                  | -                        |  |  |  |
| Step e) 50.70Hz ±0.10Hz                                     | 29906W                          | 50.70Hz   |                         | -                        |  |  |  |
| Step f) 50.45 Hz ±0.05Hz                                    | 38794W                          | 50.45Hz   |                         | -                        |  |  |  |
| Step g) 50.00 Hz ±0.01Hz                                    | 40347W                          | 50.00Hz   |                         | 480kW/min                |  |  |  |
| 10. Protection – Re-conn                                    | ection timer.                   | 1         | -                       |                          |  |  |  |

| Time delay setting | Measured delay | Checks on no reconnection when voltage or frequency is brought to just outside stage 1 limits of Table 10.1. |
|--------------------|----------------|--------------------------------------------------------------------------------------------------------------|
|                    |                | sidugit to just outside stage i limite en rusie renn                                                         |

# Engineering Recommendation G99 Form A2-3



| 30s                                                                                                                                                                                                                                                            | 45.6s                                            | At 1.16 pu<br>(266.2V)                                                                                                                                                                                                                   | At 0.78 pu<br>(179.4V) | At 47.4Hz        | At 52.1Hz     |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|---------------|--|--|--|
| Confirmation that the <b>Module</b> does not re-                                                                                                                                                                                                               | Yes                                              | Yes                                                                                                                                                                                                                                      | Yes                    | Yes              |               |  |  |  |
| 11. Fault level contribution: These tests shall be carried out in accordance with EREC G99 Annex A.7.1.5.                                                                                                                                                      |                                                  |                                                                                                                                                                                                                                          |                        |                  |               |  |  |  |
| For Inverter output                                                                                                                                                                                                                                            |                                                  |                                                                                                                                                                                                                                          |                        |                  |               |  |  |  |
| Time a                                                                                                                                                                                                                                                         | after fault                                      |                                                                                                                                                                                                                                          | Volts                  | An               | Amps          |  |  |  |
| 20                                                                                                                                                                                                                                                             | Oms                                              |                                                                                                                                                                                                                                          | 55.5V                  | 158              | 3.1A          |  |  |  |
| 10                                                                                                                                                                                                                                                             | 0ms                                              |                                                                                                                                                                                                                                          | 55.4V                  | 0                | A             |  |  |  |
| 25                                                                                                                                                                                                                                                             | 0ms                                              |                                                                                                                                                                                                                                          | 55.2V                  | 0                | 0A            |  |  |  |
| 500ms                                                                                                                                                                                                                                                          |                                                  |                                                                                                                                                                                                                                          | 55.2V                  |                  | 0A            |  |  |  |
| Time                                                                                                                                                                                                                                                           | e to trip                                        |                                                                                                                                                                                                                                          | 0.063s                 |                  | In seconds    |  |  |  |
| 12. Self-Monitoring                                                                                                                                                                                                                                            | solid state switching                            | : No specified                                                                                                                                                                                                                           | test requirements      | Refer to Annex A | 7.1.7.        |  |  |  |
| It has been verified that in the event of the solid state switching device failing to disconnect the <b>Power Park</b> Solis inverter uses mechanical dual protection with relay checks, which drops device is reduced to a value below 50 volts within 0.5 s. |                                                  |                                                                                                                                                                                                                                          |                        |                  | al dual relay |  |  |  |
| 13. Wiring functional tests: If required by para 15.2.1.                                                                                                                                                                                                       |                                                  |                                                                                                                                                                                                                                          |                        |                  |               |  |  |  |
|                                                                                                                                                                                                                                                                | vant test schedule is a<br>ime of commissioning) | N/A(Not applicable. Refer to 15.2.1, inverter is using special connector for wiring)                                                                                                                                                     |                        |                  |               |  |  |  |
| 14. Logic interface (input port).                                                                                                                                                                                                                              |                                                  |                                                                                                                                                                                                                                          |                        |                  |               |  |  |  |
| Confirm that an inpu<br>to shut down the mod                                                                                                                                                                                                                   | t port is provided and<br>dule.                  | Yes (Logic interface is marked as "DRM" either<br>on inverter or on external DRM device<br>depending on inverter model. Please see<br>inverter or external DRM device manual for<br>detail. Solis-80K-5G require external DRM<br>device) |                        |                  |               |  |  |  |
| Additional comments                                                                                                                                                                                                                                            |                                                  |                                                                                                                                                                                                                                          |                        |                  |               |  |  |  |
|                                                                                                                                                                                                                                                                |                                                  |                                                                                                                                                                                                                                          |                        |                  |               |  |  |  |